2020-05-28 16:55:48 +00:00
|
|
|
#!/usr/bin/env python3
|
2014-07-15 14:56:16 +00:00
|
|
|
|
|
|
|
import os, sys, re
|
|
|
|
|
|
|
|
args = sys.argv
|
|
|
|
|
|
|
|
if len(args) != 3:
|
2020-05-28 16:55:48 +00:00
|
|
|
print("Usage: create_test.py <rawdata file> <report file>")
|
|
|
|
print("The .test file is written to stdout.")
|
2014-07-15 14:56:16 +00:00
|
|
|
sys.exit(1)
|
|
|
|
|
|
|
|
def readRawFile():
|
|
|
|
rawdata = []
|
|
|
|
for line in open(args[1], "rt").readlines():
|
2024-06-28 18:41:00 +00:00
|
|
|
lookfor = [
|
|
|
|
"Logical CPU", "CPUID", "CPU#", # common
|
|
|
|
"basic_cpuid", "ext_cpuid", "intel_fn4", "intel_fn11", "amd_fn8000001dh", # x86
|
2024-07-07 14:47:59 +00:00
|
|
|
"arm_midr", "arm_mpidr", "arm_revidr", # ARM common
|
|
|
|
"arm_id_afr", "arm_id_dfr", "arm_id_isar", "arm_id_mmfr", "arm_id_pfr", # ARM (AArch32)
|
|
|
|
"arm_id_aa64afr", "arm_id_aa64dfr", "arm_id_aa64isar", "arm_id_aa64mmfr", "arm_id_aa64pfr", "arm_id_aa64smfr", "arm_id_aa64zfr" # ARM (AArch64)
|
2024-06-28 18:41:00 +00:00
|
|
|
]
|
2022-09-15 16:37:08 +00:00
|
|
|
ignore = ["MSR Register"]
|
2014-07-15 14:56:16 +00:00
|
|
|
good = False
|
|
|
|
for match in lookfor:
|
|
|
|
if line.find(match) != -1:
|
|
|
|
good = True
|
|
|
|
break
|
2022-09-15 16:37:08 +00:00
|
|
|
for match in ignore:
|
|
|
|
if line.find(match) != -1:
|
|
|
|
good = False
|
|
|
|
break
|
2014-07-15 14:56:16 +00:00
|
|
|
if good:
|
|
|
|
rawdata.append(line.strip())
|
|
|
|
return rawdata
|
|
|
|
|
|
|
|
def readResultFile():
|
|
|
|
repdata = []
|
|
|
|
rexp = re.compile('(-?[0-9]+).*')
|
|
|
|
for line in open(args[2], "rt").readlines():
|
|
|
|
s = line.strip()
|
|
|
|
if s.find(":") == -1:
|
|
|
|
continue
|
|
|
|
numeric = ["family", "model", "stepping", "ext_family", "ext_model",
|
2024-06-28 18:41:00 +00:00
|
|
|
"implementer", "variant", "part_num", "revision",
|
2022-09-20 05:40:33 +00:00
|
|
|
"num_cores", "num_logical",
|
|
|
|
"L1 D cache", "L1 I cache", "L2 cache", "L3 cache", "L4 cache",
|
|
|
|
"L1D assoc.", "L1I assoc.", "L2 assoc.", "L3 assoc.", "L4 assoc.",
|
|
|
|
"L1D line sz", "L1I line sz", "L2 line sz", "L3 line sz", "L4 line sz",
|
|
|
|
"L1D inst.", "L1I inst.", "L2 inst.", "L3 inst.", "L4 inst.",
|
|
|
|
]
|
2014-07-15 14:56:16 +00:00
|
|
|
field = s[:s.find(":")].strip()
|
|
|
|
if field in numeric:
|
|
|
|
value = s[s.find(":")+1:].strip()
|
|
|
|
if not rexp.match(value):
|
|
|
|
raise "Bad format of value: [%s]" % s
|
|
|
|
repdata.append(rexp.findall(value)[0])
|
2022-09-15 16:37:08 +00:00
|
|
|
if "CPU Info for type" in field:
|
|
|
|
repdata.append(delimiter)
|
|
|
|
if field == "arch":
|
|
|
|
value = s[s.find(":") + 2:]
|
|
|
|
repdata.append(value)
|
|
|
|
if field == "purpose":
|
|
|
|
value = s[s.find(":") + 2:]
|
|
|
|
repdata.append(value)
|
2014-07-15 14:56:16 +00:00
|
|
|
if field == "code name":
|
|
|
|
value = s[s.find("`") + 1: s.find("'")]
|
|
|
|
repdata.append(value)
|
|
|
|
if field == "features":
|
|
|
|
value = s[s.find(":") + 2:]
|
|
|
|
repdata.append(value)
|
|
|
|
if field == "SSE units":
|
|
|
|
value = s[s.find(":") + 2:]
|
|
|
|
# the value here is something like "XX bits (authoritative)". We remove the "bits" part:
|
|
|
|
i = value.find("bits")
|
|
|
|
if i != -1:
|
|
|
|
value = value[:i] + value[i + 5:]
|
|
|
|
repdata.append(value)
|
|
|
|
return repdata
|
|
|
|
|
|
|
|
delimiter = "-" * 80
|
2022-09-15 16:37:08 +00:00
|
|
|
lines = readRawFile() + readResultFile()
|
2020-05-28 16:55:48 +00:00
|
|
|
sys.stdout.writelines([s + "\n" for s in lines])
|